Click here for EDACafe
Search:
Click here for IBSystems
  Home | EDA Weekly | Companies | Downloads | e-Catalog | IP | Interviews | Forums | News | Resources |
  Check Email | Submit Material | Universities | Books & Courses | Events | Advertise | PCBCafe| Subscription | |  ItZnewz  |
Cadence
Aldec
http://www.mentor.com/dsm/
 EDACafe  EDA Portal, EDA News, EDA Jobs, EDA Presentations, EDA Newsgroups, Electronic Design Automation.

Greatly Expanded Visual ESC Hardware/Software Package From Summit Design Supports MIPS64 5K Core Family and Denali Memory Models

Visual ESC Takes High-Performance Hardware/Software Co-Design to the Next Level With Fast ISS Models From MIPS Technologies, Inc.

BURLINGTON, Mass.--(BUSINESS WIRE)--May 31, 2004--Summit Design, Inc., the world leader in electronic system-level (ESL) design solutions and methodologies, today announced it has expanded its Visual ESC package -- a complete hardware/software (HW/SW) verification environment utilizing the first true SystemC platform -- to support the MIPS64(R) 5K(TM) core family and verification IP from Denali Software. A part of Summit's innovative Visual Elite functional modeling, design and verification environment, Visual ESC serves as a high-performance HW/SW co-verification platform with fast integrated instruction set simulators (ISS) for target architectures. This unique platform leverages the performance and abstraction provided by SystemC.

The greatly expanded Visual ESC package provides customers with an integrated ISS that is tightly linked with vendor-specific software environment tools to drive platform-based design. Most of the major components are all integrated in a powerful SystemC environment with built-in verification capabilities. Visual ESC allows interface of the ISS at a signal-level, or at a transaction-level for higher performance. In addition, it provides fully synchronized, hardware and software debugging and visibility. Users are allowed to plug-and-play in their desired architecture with a minimum investment and maximum value from all of the SystemC language advantages, such as performance and abstraction. This solution will substantially reduce the adoption cycle for those who want to start with SystemC.

Support for the 5K Core Family From MIPS Technologies
Already in use by customers, Summit's Visual ESC package integrates the MIPSsim(TM) ISS and is compatible with the MIPS(R) Software Toolkit, which includes the MIPS SDE software tool chain for the 5K processor family. Summit's Visual ESC package also supports SystemC interfaces with pin-level or bus transaction-level plug-ins. HDL modules can also be linked for simulation.

"Summit Design's ESL solution is a great tool for facilitating the adoption and verification of our processors, and it offers high-performance simulation linked with optimized software tools," said Russ Bell, vice president of marketing at MIPS Technologies. "With new sub-micron technologies, Summit's powerful platform provides great value for our customers in their efforts to shorten verification investment and reduce silicon power and cost."

Supports Denali's MMAV(TM) for Memory, and PureSpec(TM) for PCI Express Designs

Summit has integrated Denali's MMAV and PureSpec verification IP platforms with Summit's Visual ESC for external memory interfaces and PCI Express designs.

"Summit, with its Visual ESC, enables our customer base to fully utilize our verification IP in a high-performance SystemC platform," said Kevin Silver, Vice President of Marketing with Denali. "This gives our customers the ability to upgrade seamlessly to a higher level of abstraction while also benefiting from advanced verification and analysis -- and that is a value that our users are sure to enjoy."

Support for Both HDLs and SystemC
Today's Visual ESC offers more variety of architectures and is the only one that supports hardware description Languages (HDLs) as well as SystemC. The graphical constructs make it easier for hardware engineers to design in these various models.

"A SystemC Platform-based design for integrated HW/SW SoC is the best showcase for ESL. The value and ROI are substantial," said Rami Rachamim, Director of Marketing at Summit. "The new agreement and cooperation we have now with the leading IP and model providers enable us to offer customers a seamlessly integrated platform. Our target users now have access to a large set of the needed components in their target architecture, enabling them to run verification and analysis without changing tools or design flows."

Pricing and Availability
Visual Elite ESC package is available now, with prices beginning at $20,000 U.S.

About Summit Design
Summit Design is a leading international supplier of software products addressing engineering challenges met during the specification and implementation design phases of complex hardware/software systems. The world's top electronics companies use Summit Design's products to increase engineering productivity, shorten time to market, and improve product quality. Summit Design is headquartered in Burlington, Mass. with offices in Europe, Japan, Israel, and ROA. For more information on Summit and its products, visit http://www.sd.com.

Contacts
Summit Design
Anat Zimmerman, +972.9.9708771
anat@sd.com
or
ThinkBold Corporate Communications, LLC
Francine Bacchini, 408-267-6602
francine@thinkbold.com

Visual Elite and Visual ESC are trademarks of Summit Design, Inc. All other trademarks or registered trademarks are property of their respective owners


Cadence
http://www.mentor.com/dft/
http://www.mentor.com/dsm/
Subscribe to these free industry magazines!
DeVry Online Degrees!


Click here for Internet Business Systems Copyright 1994 - 2004, Internet Business Systems, Inc.
1-888-44-WEB-44 --- Contact us, or visit our other sites:
AECCafe  DCCCafe  CareersCafe  GISCafe  MCADCafe  NanoTechCafe  PCBCafe  
  Privacy Policy